0
  • 聊天消息
  • 系統(tǒng)消息
  • 評(píng)論與回復(fù)
登錄后你可以
  • 下載海量資料
  • 學(xué)習(xí)在線課程
  • 觀看技術(shù)視頻
  • 寫文章/發(fā)帖/加入社區(qū)
會(huì)員中心
創(chuàng)作中心

完善資料讓更多小伙伴認(rèn)識(shí)你,還能領(lǐng)取20積分哦,立即完善>

3天內(nèi)不再提示

面試射頻工程師需要知道的基礎(chǔ)知識(shí)

射頻學(xué)堂 ? 來(lái)源:射頻學(xué)堂 ? 2023-08-15 10:15 ? 次閱讀

大家好,這里是射頻學(xué)堂,今天給大家整理了一下一些知名外企射頻類崗位面試題集,這些外企包括:Apple, Qualcomm, MediaTek, Intel, Samsung, Skyworks, Keysight, pSemi, Qorvo, Anokiwave 等等。

所以無(wú)論是初級(jí)崗位面試還是高級(jí)崗位,面試前最好能把這些問(wèn)題搞清楚,做到有備無(wú)患。

直接上題了:

How will you design a PA with 30 dBm output power? What load impedance for PA will you choose, at what point will you start thinking of power combining?

Breakdown mechanisms in MOS. How it happens? What is gate breakdown, what is drain source breakdown etc.? Go into physics of breakdown.

Have you designed any ESD protection circuit?

What is the impedance looking into gate of transistor with degeneration inductor?

Say you have matched LNA by doing source degeneration and a series inductor at input. What is the overall transconductance of the circuit?

How can you introduce real part in input impedance of CS amplifier?

How does device size affect noise in LNA design?

Can you derive the noise figure of common source amplifier?

How do you optimize transistor (in terms of bias, device size and layout) for ft, fmax and NF?

Do you know how to design bandgap, PTAT etc?

There are two current mirror transistor, one mirroring current from other. How do you increase the matching between the transistors?

How can you match Vth of transistors?

Vth increases with channel length or decreases? why?

Increasing bias current of cmos increases the voltage gain or decreases it?

How would you design two stage amplifier? Do you know how to compensate it?

Why Miller compensation does pole splitting? You also add some resistor in Miller compensation, why?

What is input impedance of CS amplifier with and without Cgd cap?

Derive output impedance expression of CS amplifier including Cgd.

How to increase gain of amplifier? How do you increase output impedance? Add current source load, stack devices, super transistor, how else? What about current? Is there a sweet spot for it?

What is the IIP3 of two cascaded blocks? Under what conditions this cascade IIP3 formula is not valid?

How is IM3 affected when you increase one tone amplitude and other remains fixed?

What is the relation between IIP3 and HD3?

What is the noise figure of two cascaded amplifiers?

Say you are given two amplifiers with some NF. You cannot change the amplifier design. Is there anything you can do to reduce the system noise?

What linearity metrics do you use for PAs? (P1,IIP3,ACLR,EVM,AM-AM, AM-PM)

How does AM-AM or AM-PM effect EVM?

Do you know what is memory effect?

Draw Pout vs Efficiency curve of class A, B and AB amplifier

If you are in class AB, how can you increase efficiency of the PA? assume passives are ideal.

How do you bias PA? How do you take care of thermal runaway?

What breakdown voltage in lower in CMOS and why? gate to drain or drain to source?

For which impedance do you match your PA? Your signal has PAPR, your output impedance is dynamically varying. Which impedance would you choose?

What is active load pull? Why do you use it?

Cascode LNA. How do you choose device size of input transistor? How do you choose Lg and Ls inductors? How do you choose cascode transistor size? How does cascode affect NF?

Draw time domain waveform of output of RC and RL low pass and high pass filters if the input is square wave.

What is current crowding in inductors? what are step symmetric inductors? pros and cons between signle ended and differential inductors?

If you have CS amplifier, and gate is terminated with very high impedance, assume there is Cgd capacitance. What is the output impedance?

How do you match 200 to 50 ohms? what is S21? Suppose the matching inductor has 1ohm series resistance. What will be the S21 now? (popular question)

What is the resonance frequency, Q and BW of parallel RLC tank?

Series resistor and inductor. If you adjust there values in such a way that Q remains same. How would it move on Smith chart for different values of R?

Say a typical oscillator circuit with LC load. What is the output impedance when it oscillates? What is the output impedance when it is in transient phase where oscillations are trying to build-up?

Say parallel LC tank. What is the current in tank during resonance vs source current?

What happens if I,Q are mismatched in RX? what about in TX?

How do you layout a transistor? what techniques do you use to reduce parasitis? How to choose number of fingers?

Pole zero analysis of typical OTA

Say single stage differential opamp. If load transistors have mismatch, dc offset is produced. How would you take care it? Like how would you size the transistors, big or small?

What is the significance of ft (transition frequency) and fmax (frequency at which unilateral gain becomes one) of transistor

This is a current mirror circuit. Say noise is added at this point. What will be its transfer function to output?

Input impedance of CG? What is impact of positive feedback from ro on input impedance?

How does AM-AM and AM-PM affects IM3s?

What is single side band modulation? Typical in TX where you only want to transmit one side band that is either flo+fbb or flo-fbb but not both together

Movement of constellation points (in EVM measurements) with AM-AM, AM-PM, noise, memory effect etc

If antenna impedance is varying, how do you take care of it in PA design?

An ideal amplifier with gain -1, input output connected with resistor R, what is the Zin?

How does the spectrum of square wave look like? What if you change the duty cycle to 25%?

哈哈,這么多題,看完之后發(fā)現(xiàn)大部分我也答不上來(lái)。繼續(xù)搬磚學(xué)習(xí)啦。

編輯:黃飛

聲明:本文內(nèi)容及配圖由入駐作者撰寫或者入駐合作網(wǎng)站授權(quán)轉(zhuǎn)載。文章觀點(diǎn)僅代表作者本人,不代表電子發(fā)燒友網(wǎng)立場(chǎng)。文章及其配圖僅供工程師學(xué)習(xí)之用,如有內(nèi)容侵權(quán)或者其他違規(guī)問(wèn)題,請(qǐng)聯(lián)系本站處理。 舉報(bào)投訴
  • ESD
    ESD
    +關(guān)注

    關(guān)注

    48

    文章

    1981

    瀏覽量

    172254
  • 射頻
    +關(guān)注

    關(guān)注

    102

    文章

    5477

    瀏覽量

    166979
  • RFIC
    +關(guān)注

    關(guān)注

    1

    文章

    60

    瀏覽量

    24385

原文標(biāo)題:知名外企射頻面試題集 之 RFIC 篇

文章出處:【微信號(hào):射頻學(xué)堂,微信公眾號(hào):射頻學(xué)堂】歡迎添加關(guān)注!文章轉(zhuǎn)載請(qǐng)注明出處。

收藏 人收藏

    評(píng)論

    相關(guān)推薦

    數(shù)字工程師需要掌握的射頻知識(shí)

    做為一名高速數(shù)字電路設(shè)計(jì)或測(cè)試的工程師,僅僅借助于傳統(tǒng)的時(shí)域方法去對(duì)信號(hào)和傳輸通道進(jìn)行研究會(huì)面臨很多制約。數(shù)字工程師需要掌握哪些射頻知識(shí)呢?
    發(fā)表于 07-15 09:53 ?1550次閱讀
    數(shù)字<b class='flag-5'>工程師</b><b class='flag-5'>需要</b>掌握的<b class='flag-5'>射頻</b><b class='flag-5'>知識(shí)</b>

    電子工程師必備基礎(chǔ)知識(shí)手冊(cè)

    本帖最后由 gk320830 于 2015-3-7 17:27 編輯 電子工程師必備基礎(chǔ)知識(shí)手冊(cè)
    發(fā)表于 08-15 22:59

    電子工程師硬件工程師基礎(chǔ)知識(shí)

    本帖最后由 gk320830 于 2015-3-9 04:33 編輯 電子工程師硬件工程師基礎(chǔ)知識(shí)
    發(fā)表于 08-20 14:20

    電子工程師基礎(chǔ)知識(shí)

    本帖最后由 gk320830 于 2015-3-5 13:51 編輯 電子工程師基礎(chǔ)知識(shí),適合初學(xué)者
    發(fā)表于 06-14 09:21

    數(shù)字工程師需要掌握哪些射頻知識(shí)呢?

    做為一名高速數(shù)字電路設(shè)計(jì)或測(cè)試的工程師,僅僅借助于傳統(tǒng)的時(shí)域方法去對(duì)信號(hào)和傳輸通道進(jìn)行研究會(huì)面臨很多制約。數(shù)字工程師需要掌握哪些射頻知識(shí)呢?
    發(fā)表于 06-10 08:08

    一位優(yōu)秀的射頻工程師需要必備哪些知識(shí)?

    一位優(yōu)秀的射頻工程師需要必備哪些知識(shí)?
    發(fā)表于 05-19 06:20

    為什么數(shù)字工程師需要射頻知識(shí)?

    為什么數(shù)字工程師需要射頻知識(shí)?
    發(fā)表于 05-20 06:41

    電源工程師需要哪些知識(shí)

    工程師的小白和應(yīng)屆畢業(yè)生,還有一些工程師知道自己需要提高哪些方面知識(shí)給小編留言,希望小編能給些工程師
    發(fā)表于 11-11 07:01

    射頻工程師需要了解的知識(shí)

    射頻工程師需要了解的知識(shí)1.電路基礎(chǔ)設(shè)計(jì),包括電路框架設(shè)計(jì)和電路元器件設(shè)計(jì)。必須熟悉射頻電路的每個(gè)元器件參數(shù)要求和電路參數(shù)要求2.電路系統(tǒng)匹
    發(fā)表于 02-17 09:11

    面向非射頻測(cè)試工程師射頻測(cè)量基礎(chǔ)

    初涉無(wú)線設(shè)計(jì)和無(wú)線產(chǎn)品研發(fā)工作的工程師需要掌握基本的射頻測(cè)量基礎(chǔ)知識(shí)。很多情況下,這一過(guò)程是使那些長(zhǎng)期從事低頻應(yīng)用的工程師們重新拾回他們?cè)?jīng)
    發(fā)表于 04-25 10:30 ?1371次閱讀
    面向非<b class='flag-5'>射頻</b>測(cè)試<b class='flag-5'>工程師</b>的<b class='flag-5'>射頻</b>測(cè)量基礎(chǔ)

    軟件工程師面試需要準(zhǔn)備什么

    本文作者 Connor Leech 是在灣區(qū)工作的一名 Web 開(kāi)發(fā)人員,他在本文中面向那些正尋求找到一個(gè)軟件工程師崗位的求職者,探討了他們?cè)?b class='flag-5'>面試環(huán)節(jié)可以采取的準(zhǔn)備工作。雖然各個(gè)公司對(duì)于評(píng)估人才
    的頭像 發(fā)表于 10-24 09:49 ?3428次閱讀

    硬件工程師必備要了解哪些基礎(chǔ)知識(shí)

    硬件工程師必備基礎(chǔ)知識(shí) 目的:基于實(shí)際經(jīng)驗(yàn)與實(shí)際項(xiàng)目詳細(xì)理解并掌握成為合格的硬件工程師的最基本知識(shí)。
    發(fā)表于 10-30 08:00 ?0次下載

    如何準(zhǔn)備算法工程師面試需要知道哪些知識(shí)技能

    今天我們不聊paper,換一個(gè)輕松一點(diǎn)的話題,聊一聊如何準(zhǔn)備算法工程師面試。所以希望自己的經(jīng)驗(yàn)?zāi)軐?duì)你有所幫助,也非常歡迎其他面試官能夠多留言探討自己的面試經(jīng)驗(yàn)。
    的頭像 發(fā)表于 02-03 09:15 ?5457次閱讀

    華為射頻工程師面試經(jīng)驗(yàn)分享

    校園招聘-射頻工程師面試經(jīng)驗(yàn)(上海) - 華為 面試過(guò)程: 總共3輪面試,第1,2輪面試
    的頭像 發(fā)表于 04-14 16:42 ?2276次閱讀

    電子工程師必備基礎(chǔ)知識(shí)

    電子發(fā)燒友網(wǎng)站提供《電子工程師必備基礎(chǔ)知識(shí).pdf》資料免費(fèi)下載
    發(fā)表于 11-20 11:29 ?33次下載
    電子<b class='flag-5'>工程師</b>必備<b class='flag-5'>基礎(chǔ)知識(shí)</b>