您的位置:電子發(fā)燒友網(wǎng) > 電子技術(shù)應(yīng)用 > 行業(yè)新聞 > 新品快訊 >
TL16C2550--具有16字節(jié)FIFO的1.8V至5V雙
TL16C2550--具有16字節(jié)FIFO的1.8V至5V雙路UART
The TL16C2550 is a dual universal asynchronous receiver and transmitter (UART). It incorporates the functionality of two TL16C550D UARTs, each UART having its own register set and FIFOs. The two UARTs share only the data bus interface and clock source, otherwise they operate independently. Another name for the uart function is Asynchronous Communications Element (ACE), and these terms will be used interchangeably. The bulk of this document describes the behavior of each ACE, with the understanding that two such devices are incorporated into the TL16C2550.
Each ACE is a speed and voltage range upgrade of the TL16C550C, which in turn is a functional upgrade of the TL16C450. Functionally equivalent to the TL16C450 on power up or reset (single character or TL16C450 mode), each ACE can be placed in an alternate FIFO mode. This relieves the CPU of excessive software overhead by buffering received and to be transmitted characters. Each receiver and transmitter store up to 16 bytes in their respective FIFOs, with the receive FIFO including three additional bits per byte for error status. In the FIFO mode, a selectable autoflow control feature can significantly reduce software overload and increase system efficiency by automatically controlling serial data flow using handshakes between the RTS# output and CTS# input, thus eliminating overruns in the receive FIFO.
Each ACE performs serial-to-parallel conversions on data received from a peripheral device or modem and stores the parallel data in its receive buffer or FIFO, and each ACE performs parallel-to-serial conversions on data sent from its CPU after storing the parallel data in its transmit buffer or FIFO. The CPU can read the status of either ACE at any time. Each ACE includes complete modem control capability and a processor interrupt system that can be tailored to the application.
Each ACE includes a programmable baud rate generator capable of dividing a reference clock with divisors from 1 to 65535, thus producing a 16× internal reference clock for the transmitter and receiver logic. Each ACE accommodates up to a 1.5-Mbaud serial data rate (24-MHz input clock). As a reference point, that speed would generate a 667-ns bit time and a 6.7-µs character time (for 8,N,1 serial data), with the internal clock running at 24 MHz.
Each ACE has a TXRDY# and RXRDY# output that can be used to interface to a DMA controller.
特性
- Programmable Auto-RTS and Auto-CTS
- In Auto-CTS Mode, CTS Controls Transmitter
- In Auto-RTS Mode, RCV FIFO Contents, and Threshold Control RTS
- Serial and Modem Control Outputs Drive a RJ11 Cable Directly When Equipment Is on the Same Power Drop
- Capable of Running With All Existing TL16C450 Software
- After Reset, All Registers Are Identical to the TL16C450 Register Set
- Up to 24-MHz Clock Rate for up to 1.5-Mbaud Operation With VCC = 5 V
- Up to 20-MHz Clock Rate for up to 1.25-Mbaud Operation With VCC = 3.3 V
- Up to 16-MHz Clock Rate for up to 1-Mbaud Operation With VCC = 2.5 V
- Up to 10-MHz Clock Rate for up to 625-kbaud Operation With VCC = 1.8 V
- In the TL16C450 Mode, Hold and Shift Registers Eliminate the Need for Precise Synchronization Between the CPU and Serial Data
- Programmable Baud Rate Generator Allows Division of Any Input Reference Clock by 1 to (216 - 1) and Generates an Internal 16 ×; Clock
- Standard Asynchronous Communication Bits (Start, Stop, and Parity) Added to or Deleted From the Serial Data Stream
- 5-V, 3.3-V, 2.5-V, and 1.8-V Operation
- Independent Receiver Clock Input
- Transmit, Receive, Line Status, and Data Set Interrupts Independently Controlled
- Fully Programmable Serial Interface Characteristics:
- 5-, 6-, 7-, or 8-Bit Characters
- Even-, Odd-, or No-Parity Bit Generation and Detection
- 1-, 1 1/2-, or 2-Stop Bit Generation
- Baud Generation (DC to 1 Mbit/s)
- False-Start Bit Detection
- Complete Status Reporting Capabilities
- 3-State Output TTL Drive Capabilities for Bidirectional Data Bus and Control Bus
- Line Break Generation and Detection
- Internal Diagnostic Capabilities:
- Loopback Controls for Communications Link Fault Isolation
- Break, Parity, Overrun, and Framing Error Simulation
- Fully Prioritized Interrupt System Controls
- Modem Control Functions (CTS, RTS, DSR, DTR, RI, and DCD)
- Available in 48-Pin TQFP (PFB), 32-Pin QFN (RHB), or 44-Pin PLCC (FN)(1) Packages
- Pin Compatible with TL16C752B (48-Pin Package PFB)
- APPLICATIONS
- Point-of-Sale Terminals
- Gaming Terminals
- Portable Applications
- Router Control
- Cellular Data
- Factory Automation
- TL16C2550,pdf,datasheet
相關(guān)閱讀:
- [測(cè)量?jī)x表] 基于MATLAB與QUARTUS II的FIR濾波器設(shè)計(jì)與驗(yàn) 2009-12-12
- [嵌入式類(lèi)] quartus的IP仿真出錯(cuò)解決方案 2010-07-10
- [制造技術(shù)] Altera發(fā)布Quartus II軟件9.1,延續(xù)了2到3 2009-11-05
- [新品快訊] PIC'ing the MAX3100: Addin 2008-09-19
- [新品快訊] TL16C450,沒(méi)有FIFO的單路UART芯片 2009-04-19
- [新品快訊] TL16C552A--具有16字節(jié)FIFO并行端口的雙路UA 2009-04-19
- [新品快訊] TL16C552--具有16字節(jié)FIFO和并行端口的雙路UA 2009-04-19
- [新品快訊] TL16C550D--具有自動(dòng)流控制的異步通信元件 2009-04-19
(責(zé)任編輯:發(fā)燒友)
發(fā)表評(píng)論,輕松獲取積分:
最新評(píng)論
已有條評(píng)論,共人參與,點(diǎn)擊查看深度閱讀
相關(guān)下載
電子技術(shù)文章排行
本類(lèi)排行
總排行
- max232 兼容RS232標(biāo)準(zhǔn)的芯片2705
- SK6203/SK6211/SK6281 Usb Flash2203
- nRF24LE1 世界上最小、集成度最高的1879
- PIC'ing the MAX3100: Addin1475
- 美國(guó)apex公司網(wǎng)站主頁(yè)1252
- DC/DC 升壓轉(zhuǎn)換器GS3663 GS36651179
- TEF6601和TEF6606 汽車(chē)收音機(jī)的世界1076
- ICL7660, MAX1044 開(kāi)關(guān)電容電壓轉(zhuǎn)換950
- ADE7758 三相電能計(jì)量芯片899
- 最快速紅外線傳感器(Silicon Labs)777