資料介紹
The HD-4702 Bit Rate Generator provides the necessary
clock signals for digital data transmission systems, such as a
UART. It generates 13 commonly used bit rates using an onchip
crystal oscillator or an external input. For conventional
operation generating 16 output clock pulses per bit period,
the input clock frequency must be 2.4576MHz (i.e. 9600
Baud x 16 x 16, since there is an internal 3 16 prescaler). A
lower input frequency will result in a proportionally lower
output frequency.
The HD-4702 can provide multi-channel operation with a
minimum of external logic by having the clock frequency CO
and the 3 8 prescaler outputs Q0, Q1, Q2 available externally.
All signals have a 50% duty cycle except 1800 Baud, which
has less than 0.39% distortion.
The four rate select inputs (S0-S3) select which bit rate is at
the output (Z). See Truth Table for Rate Select Inputs for
select code and output bit rate. Two of the 16 select codes for
the HD-4702 do not select an internally generated frequency,
but select an input into which the user can feed either a
different frequency, or a static level (High or Low) to generate
“ZERO BAUD”.
The bit rates most commonly used in modern data terminals
(110, 150, 300, 1200, 2400 Baud) require that no more than
one input be grounded for the HD-4702, which is easily
achieved with a single 5-position switch.
The HD-4702 has an initialization circuit which generates a
master reset for the scan counter. This signal is derived from
a digital differentiator that senses the first high level on the
CP input after the ECP input goes low. When ECP is high,
selecting the crystal input, CP must be low. A high level on
CP would apply a continuous reset. See Clock Modes and
Initialization below.
clock signals for digital data transmission systems, such as a
UART. It generates 13 commonly used bit rates using an onchip
crystal oscillator or an external input. For conventional
operation generating 16 output clock pulses per bit period,
the input clock frequency must be 2.4576MHz (i.e. 9600
Baud x 16 x 16, since there is an internal 3 16 prescaler). A
lower input frequency will result in a proportionally lower
output frequency.
The HD-4702 can provide multi-channel operation with a
minimum of external logic by having the clock frequency CO
and the 3 8 prescaler outputs Q0, Q1, Q2 available externally.
All signals have a 50% duty cycle except 1800 Baud, which
has less than 0.39% distortion.
The four rate select inputs (S0-S3) select which bit rate is at
the output (Z). See Truth Table for Rate Select Inputs for
select code and output bit rate. Two of the 16 select codes for
the HD-4702 do not select an internally generated frequency,
but select an input into which the user can feed either a
different frequency, or a static level (High or Low) to generate
“ZERO BAUD”.
The bit rates most commonly used in modern data terminals
(110, 150, 300, 1200, 2400 Baud) require that no more than
one input be grounded for the HD-4702, which is easily
achieved with a single 5-position switch.
The HD-4702 has an initialization circuit which generates a
master reset for the scan counter. This signal is derived from
a digital differentiator that senses the first high level on the
CP input after the ECP input goes low. When ECP is high,
selecting the crystal input, CP must be low. A high level on
CP would apply a continuous reset. See Clock Modes and
Initialization below.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- HD-4702數(shù)據(jù)表
- HD-4702數(shù)據(jù)表
- HD CMOS圖像傳感器GC1064數(shù)據(jù)手冊(cè) 32次下載
- HD74LS151 datasheet
- HD74LS03 ic datasheet
- LM4702pdf datasheet (Stereo H
- HD-15530 pdf datasheet (CMOS M
- HD-15531 pdf datasheet (CMOS M
- HD-6402 pdf datasheet (CMOS Un
- HD-6408 pdf datasheet (CMOS As
- HD-6409 pdf datasheet (CMOS Ma
- HD74LS95/HD74LS95B pdf datashe
- HD7279A pdf,HD7279A datasheet
- MAX516 pdf datasheet
- MAX514 pdf datasheet
- 基于HD-RK3568-CORE設(shè)計(jì)的HD-RK3568-OPS主板上新! 838次閱讀
- bd和hd的畫質(zhì)區(qū)別 3514次閱讀
- pr是什么軟件 主要用于做什么 1564次閱讀
- 訓(xùn)練營(yíng):7天完成SoC的PR設(shè)計(jì) 1031次閱讀
- HD、HS系列刀開(kāi)關(guān)的應(yīng)用 1643次閱讀
- 分享一個(gè)快速閱讀datasheet的方法 2311次閱讀
- 什么樣的PR更容易被合入 904次閱讀
- 怎么上手 PR 流程?如何開(kāi)始參與開(kāi)源項(xiàng)目? 1470次閱讀
- 什么是背照式CMOS_背照式CMOS的優(yōu)缺點(diǎn) 1.7w次閱讀
- 什么是CMOS與BIOS?又有什么區(qū)別? 3.7w次閱讀
- 僵尸pr3002耳機(jī)怎么樣 pr3002 停產(chǎn)了嗎 6292次閱讀
- AD9如何簡(jiǎn)單快速的制作出原理圖符號(hào) 7441次閱讀
- cmos反相器設(shè)計(jì)電路圖 8.1w次閱讀
- ldac_aptx和aptx hd功能介紹及區(qū)別介紹 20.4w次閱讀
- bios與cmos區(qū)別是什么 3068次閱讀
下載排行
本周
- 1TC358743XBG評(píng)估板參考手冊(cè)
- 1.36 MB | 330次下載 | 免費(fèi)
- 2開(kāi)關(guān)電源基礎(chǔ)知識(shí)
- 5.73 MB | 11次下載 | 免費(fèi)
- 3嵌入式linux-聊天程序設(shè)計(jì)
- 0.60 MB | 3次下載 | 免費(fèi)
- 4DIY動(dòng)手組裝LED電子顯示屏
- 0.98 MB | 3次下載 | 免費(fèi)
- 5基于FPGA的C8051F單片機(jī)開(kāi)發(fā)板設(shè)計(jì)
- 0.70 MB | 2次下載 | 免費(fèi)
- 651單片機(jī)窗簾控制器仿真程序
- 1.93 MB | 2次下載 | 免費(fèi)
- 751單片機(jī)PM2.5檢測(cè)系統(tǒng)程序
- 0.83 MB | 2次下載 | 免費(fèi)
- 8基于51單片機(jī)的RGB調(diào)色燈程序仿真
- 0.86 MB | 2次下載 | 免費(fèi)
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234315次下載 | 免費(fèi)
- 2555集成電路應(yīng)用800例(新編版)
- 0.00 MB | 33566次下載 | 免費(fèi)
- 3接口電路圖大全
- 未知 | 30323次下載 | 免費(fèi)
- 4開(kāi)關(guān)電源設(shè)計(jì)實(shí)例指南
- 未知 | 21549次下載 | 免費(fèi)
- 5電氣工程師手冊(cè)免費(fèi)下載(新編第二版pdf電子書)
- 0.00 MB | 15349次下載 | 免費(fèi)
- 6數(shù)字電路基礎(chǔ)pdf(下載)
- 未知 | 13750次下載 | 免費(fèi)
- 7電子制作實(shí)例集錦 下載
- 未知 | 8113次下載 | 免費(fèi)
- 8《LED驅(qū)動(dòng)電路設(shè)計(jì)》 溫德?tīng)栔?/a>
- 0.00 MB | 6656次下載 | 免費(fèi)
總榜
- 1matlab軟件下載入口
- 未知 | 935054次下載 | 免費(fèi)
- 2protel99se軟件下載(可英文版轉(zhuǎn)中文版)
- 78.1 MB | 537798次下載 | 免費(fèi)
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420027次下載 | 免費(fèi)
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234315次下載 | 免費(fèi)
- 5Altium DXP2002下載入口
- 未知 | 233046次下載 | 免費(fèi)
- 6電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191186次下載 | 免費(fèi)
- 7十天學(xué)會(huì)AVR單片機(jī)與C語(yǔ)言視頻教程 下載
- 158M | 183279次下載 | 免費(fèi)
- 8proe5.0野火版下載(中文版免費(fèi)下載)
- 未知 | 138040次下載 | 免費(fèi)
評(píng)論
查看更多