電子發(fā)燒友App

硬聲App

0
  • 聊天消息
  • 系統(tǒng)消息
  • 評(píng)論與回復(fù)
登錄后你可以
  • 下載海量資料
  • 學(xué)習(xí)在線課程
  • 觀看技術(shù)視頻
  • 寫文章/發(fā)帖/加入社區(qū)
創(chuàng)作中心

完善資料讓更多小伙伴認(rèn)識(shí)你,還能領(lǐng)取20積分哦,立即完善>

3天內(nèi)不再提示

電子發(fā)燒友網(wǎng)>通信網(wǎng)絡(luò)>通信設(shè)計(jì)應(yīng)用>Phase-Lock Loop Applications U

Phase-Lock Loop Applications U

收藏

聲明:本文內(nèi)容及配圖由入駐作者撰寫或者入駐合作網(wǎng)站授權(quán)轉(zhuǎn)載。文章觀點(diǎn)僅代表作者本人,不代表電子發(fā)燒友網(wǎng)立場(chǎng)。文章及其配圖僅供工程師學(xué)習(xí)之用,如有內(nèi)容侵權(quán)或者其他違規(guī)問(wèn)題,請(qǐng)聯(lián)系本站處理。 舉報(bào)投訴

評(píng)論

查看更多

相關(guān)推薦

8753A衰減器怎么了?

phase lock above 1.7Ghz but not below and when I ask for CW of 10MHz breaking the phase loop
2019-08-21 12:59:05

A question on for loop

If there're more than one array come into the for loop(more than one auto—index),than how many times should the loop runs?
2012-05-31 19:32:51

Analog Applications Journal 模擬應(yīng)用

Analog Applications Journal 模擬應(yīng)用Analog Applications Journal is a collection of analog application
2009-11-20 08:55:44

CD4046BE

IC PHASE-LOCK LOOP MCPWR 16-DIP
2023-03-28 18:26:07

CD4046BEE4

IC PHASE-LOCK LOOP MCPWR 16-DIP
2023-03-27 13:31:20

CD4046BNSR

IC PHASE-LOCK LOOP MCPWR 16SO
2023-04-06 12:10:44

CD4046BNSRE4

IC PHASE-LOCK LOOP MCPWR 16SO
2023-04-06 12:11:57

CD4046BNSRG4

IC PHASE-LOCK LOOP MCPWR 16SO
2023-04-06 17:04:00

CD4046BPW

IC PHASE-LOCK LOOP MCPWR 16TSSOP
2023-04-06 12:10:57

CD4046BPWR

IC PHASE-LOCK LOOP MCPWR 16TSSOP
2023-04-06 12:10:44

CD4046BPWRG4

IC PHASE-LOCK LOOP MCPWR 16TSSOP
2023-04-06 17:03:59

CDC2509C

CDC2509C: 3.3-V Phase-Lock Loop Clock Driver datasheet (Rev. A)
2022-11-04 17:22:44

CDC2510

CDC2510: 3.3-V Phase-Lock Loop Clock Driver datasheet (Rev. B)
2022-11-04 17:22:44

CDC2510C

CDC2510C: 3.3-V Phase-Lock Loop Clock Driver datasheet (Rev. A)
2022-11-04 17:22:44

CDC2516

CDC2516: 3.3-V Phase-Lock Loop Clock Driver datasheet (Rev. C)
2022-11-04 17:22:44

CDC2516DGGR

CDC2516 3.3-V PHASE-LOCK LOOP CL
2023-04-06 12:11:18

CDC2582

3.3-V Phase-Lock Loop Clock Driver With Differential LVPECL Clock Inputs datasheet (Rev. B)
2022-11-04 17:22:44

CDC509

CDC509: 3.3-V Phase-Lock Loop Clock Driver datasheet (Rev. C)
2022-11-04 17:22:44

CDC516

CDC516: 3.3-V Phase-Lock Loop Clock Driver datasheet (Rev. B)
2022-11-04 17:22:44

CDC582

3.3-V Phase-Lock Loop Clock Driver With Differential LVPECL Clock Inputs datasheet (Rev. B)
2022-11-04 17:22:44

CDCF2509

CDCF2509: 3.3-V Phase-Lock Loop Clock Driver datasheet (Rev. C)
2022-11-04 17:22:44

CDCF2510

CDCF2510: 3.3-V Phase-Lock Loop Clock Driver datasheet (Rev. D)
2022-11-04 17:22:44

CDCU2A877NMKT

1.8V PHASE-LOCK LOOP CLOCK DRIVE
2023-03-27 13:47:06

CDCU877ANMKR

1.8V PHASE-LOCK LOOP CLOCK DRIVE
2023-03-27 13:47:08

CDCUA877NMKR

1.8V PHASE-LOCK LOOP CLOCK DRIVE
2023-03-27 13:47:06

CDCV855

2.5-V Phase-Lock Loop Clock Driver datasheet (Rev. A)
2022-11-04 17:22:44

CDCVF2505

CDCVF2505 3.3-V Clock Phase-Lock Loop Clock Driver datasheet (Rev. G)
2022-11-04 17:22:44

CDCVF2509

CDCVF2509: 3.3-V Phase-Lock Loop Clock Driver datasheet (Rev. D)
2022-11-04 17:22:44

CDCVF2509PWR

CDCVF2509 3.3-V PHASE-LOCK LOOP
2023-04-06 12:11:18

CDCVF2510

3.3-V Phase-Lock Loop Clock Driver datasheet (Rev. C)
2022-11-04 17:22:44

CDCVF2510A

3.3-V Phase-Lock Loop Clock Driver datasheet (Rev. C)
2022-11-04 17:22:44

CDCVF2510PWR

CDCVF2510 3.3-V PHASE-LOCK LOOP
2023-04-06 12:11:15

CDCVF855

1.5-V Phase-Lock Loop Clock Driver datasheet (Rev. A)
2022-11-04 17:22:44

CDCVF857

2.5V Phase-Lock Loop Clock Driver datasheet (Rev. F)
2022-11-04 17:22:44

Data Isolation for loop powered applications

`描述The focus of this design is the bidirectional communication across an isolation for loop powered
2015-03-23 10:12:22

Design considerations for three-phase power factor correction

John Bottrill, Senior Applications Manager, Texas InstrumentsThe need for the current waveform
2016-06-12 09:26:32

FPGA配置AD9364怎么操作

// Increase BBPLL KV and phase marginWAIT_CALDONE BBPLL,2000 // Wait for BBPLL to lock, Timeout 2sec, Max
2018-09-11 21:09:38

HCF4046BEY

IC PHASE-LOCK LOOP MCRPWR 16-DIP
2023-04-06 17:24:33

HCF4046M013TR

IC PHASE-LOCK LOOP MCRPWR 16SOIC
2023-04-06 17:24:33

HEF4046BP,652

IC PHASE-LOCK LOOP MCPWR 16-DIP
2023-04-06 17:20:09

HEF4046BT,652

IC PHASE-LOCK LOOP W/VCO 16SOIC
2024-03-14 22:09:05

PLL - Design, Simulation and Applications

="Simulation"and="and"Applications="Applications&quot
2009-09-25 17:06:37

SINGLE PHASE MOTOR

`SINGLE PHASE MOTOR,USING THE 220V-440V 3PHASE AC INDUCTION MOTOR`
2016-01-07 16:12:29

SJ-3533N-LOOP-BLACK-1"

BLACK LOOP
2023-03-22 22:58:56

Unified Constant-Frequency Integration Control of Three-Phase Standard Bridge Bo

Unified Constant-Frequency Integration Control of Three-Phase Standard Bridge Boost Rectifiers
2011-09-10 23:19:15

hmc838 phase noise and loop filter BW

The loop filter's BW is so strange on my HMC838 board, The BW gets so large at lower frequency
2018-07-30 07:51:10

【Qorvo招聘】Sr. Field Applications Engineer 上海

`QorvoSr. Field Applications Engineer 15K-20K上海5年以上本科及以上全職 職位誘惑: 美資上市公司,績(jī)效獎(jiǎng)金, 五險(xiǎn)一金,額外商業(yè)保險(xiǎn),各類津貼,定期體檢
2015-12-31 10:23:24

歷年IEEE 關(guān)于電荷泵Charge-Pump的好資料 !!!!!(好東西)

]Charge-pump phase-lock loops.pdf (880.95 KB)  [1995]Performance limits of switched-capacitor DC-DC
2010-04-19 20:55:10

如何將FIELD_RETURN_LOCK設(shè)置為1b =啟用?

我想啟用 OCOTP_SW_STICKY 寄存器中的 FIELD_RETURN_LOCK 位。IMX6DQ6SDLSRM 描述它設(shè)置為始終啟用以保護(hù) FIELD_RETURN 保險(xiǎn)絲。但是,當(dāng)我檢查
2023-04-07 07:26:16

適用于工業(yè)機(jī)器人和電機(jī)驅(qū)動(dòng)器的PMP15025技術(shù)資料下載

current30kHz Loop Bandwidth with 75° of Phase Margin for fast, stable, transient response
2018-07-13 14:07:54

74HC4046 pdf datasheet

MM54HC4046/MM74HC4046CMOS Phase Lock LoopGeneral DescriptionThe MM54HC4046/MM74HC4046 is a low
2008-08-06 10:28:26110

IDT2305 pdf datasheet (3.3V ZE

The IDT2305 is a high-speed phase-lock loop (PLL) clock buffer,designed to address high-speed clock
2008-08-06 13:17:0919

MAX3679 pdf datasheet (Low-Jit

LVCMOS outputs optimized for Ethernet applications. The device integrates a crystal oscillator and a phase-locked loop (PLL) clock multip
2008-12-25 17:37:297

EL4584 pdf datasheet (EL4584 H

The EL4584 is a PLL (Phase Lock Loop) sub system,designed for video applications but also suitable
2009-01-16 21:48:286

EL4585 pdf datasheet (Horizont

The EL4585 is a PLL (Phase Lock Loop) sub-system,designed for video applications and also suitable
2009-01-16 21:49:189

MAX3629 pdf datasheet (Precisi

. The device integrates a crystal oscillator and a phase-locked loop (PLL) to generate high-frequency clock outputs for Ethernet applications.M
2009-02-11 18:03:229

MAX9382, MAX9383 pdf datasheet

in high-bandwidth phase-locked loop (PLL) applications. The devices compare a single-ended reference (R) and a VCO (V) input and produce pulse streams o
2009-02-21 15:12:4622

MAX3627,pdf,datasheet (+3.3V,

. The device integrates a crystal oscillator and a phase-locked loop (PLL) to generate high-frequency clock outputs for Ethernet applications.
2009-05-02 09:43:5826

以MPC505 PC509為例,介紹在微控制器應(yīng)用中鎖相環(huán)性

Microcontroller-based applications can be delayed or jeopardized byreduced phase locked loop (PLL
2009-06-19 10:25:0915

Phase-Locked Loop Circuit Design

Phase-Locked Loop Circuit Design:
2009-07-25 17:01:130

MAX3679/MAX3679A,pdf datasheet

LVCMOS outputs optimized for Ethernet applications. The device integrates a crystal oscillator and a phase-locked loop (PLL) clock multipli
2009-08-17 00:11:3924

鎖相環(huán)理論教程,PLL Theory Tutorial

This tutorials discusses the key areas of Phase Locked Loop (PLL) design, covering the main
2009-09-03 08:02:5026

Phase Noise Analysis in CMOS L

Phase Noise Analysis in CMOS LC Qudrature VCOver the years, several phase noise analyses have been
2009-09-08 08:21:5617

AD808,pdf datasheet (Clock Rec

The AD808 acquires frequency and phase lock on input datausing two control loops that work without
2009-09-15 08:25:4515

MAX3624,pdf,datasheet (Low-Jit

. The device integratesa crystal oscillator and a phase-locked loop(PLL) clock multiplier to generate high-frequency clockoutputs for
2009-09-18 08:54:3717

3-Phase BLDC Motor Control wit

This document describes the design of a 3-phase BLDC(Brushless DC) motor drive based on Freescale
2010-02-26 14:26:0844

CD74ACT297,pdf(Digital Phase-L

, phase-locked-loop applications. This device contains all the necessary circuits, with the exception of the divide-by-N counter, to build first-order ph
2010-08-20 18:00:1315

SN54LS297,SN74LS297,pdf(Digita

to high-accuracy, digital, phase-locked-loop applications. These devices contain all the necessary circuits, with the exception of the divide-
2010-08-20 18:14:5211

TPS40131,pdf(Two-Phase Synchro

, high-output current applications powered from a supply between 1 V and 40 V. A multi-phase converter offers several advantages over a singl
2010-10-05 20:19:5821

UCD9224,pdf(Digital PWM System Controller)

for non-isolated DC/DC power applications. This device integrates dedicated circuitry for DC/DC loop management with flash memory and a serial int
2010-11-10 15:47:3929

UCD9248,pdf(Digital PWM System

for non-isolated DC/DC power applications. This device integrates dedicated circuitry for DC/DC loop management with flash memory and a serial int
2010-11-10 16:06:0123

UCD9246,pdf(Digital PWM System

for non-isolated DC/DC power applications. This device integrates dedicated circuitry for DC/DC loop management with flash memory and a serial int
2010-11-10 16:09:357

QuickChip Design Example 1 - A

Abstract: A broadband phase-lock loop (PLL) building block integrated circuit (IC) that can accommodate
2008-09-17 16:14:12905

A Silicon Bipolar Broadband PL

A Silicon Bipolar Broadband PLL Building Block Integrated Circuit Abstract: A broadband phase-lock
2008-09-17 16:44:49842

Selectable-Range Current Loop

Abstract: This article shows an example of implementing a 4-20mA or 0-20mA current-loop output
2009-04-20 11:22:47957

Phase-Lock Loop Applications U

phase-locked loop (PLL) dead band and jitter performance. In PLLs that employ charge pump loop filter designs the provision of a minimum duratio
2009-04-20 15:16:161161

QuickChip Design Example 1 - A

Abstract: A broadband phase-lock loop (PLL) building block integrated circuit (IC) that can
2009-04-20 15:19:44815

硅雙極寬帶鎖相環(huán)積木塊集成電路-A Silicon Bipo

Abstract: A broadband phase-lock loop (PLL) building block integrated circuit (IC) that can
2009-05-06 09:01:28814

鎖相環(huán)應(yīng)用的MAX9382-Phase-Lock Loop

phase-locked loop (PLL) dead band and jitter performance. In PLLs that employ charge pump loop filter designs the provision of a minimum duratio
2009-05-08 10:48:511049

什么是Arbitrated loop

什么是Arbitrated loop  英文縮寫: Arbitrated loop 中文譯名: 已裁定的環(huán)路 分  
2010-02-22 10:18:13445

AD9577,pdf datasheet (Clock Generator)

The AD9577 provides a multioutput clock generator function along with two on-chip phase-locked loop
2011-10-29 17:14:2721

LTC1062的低通濾波器應(yīng)用

Highlights the LTC1062 as a lowpass filter in a phase lock loop. Describes how the loops bandwidth
2012-01-06 14:34:3654

Phase_Lock_Loop電路設(shè)計(jì)

Phase Lock Loop電路設(shè)計(jì),喜歡的朋友可以下載來(lái)學(xué)習(xí)。
2016-01-11 17:42:360

Proteus在MCS&ARM中的應(yīng)用之Key_Lock (2)

【好程序系列】Proteus在MCS&ARM中的應(yīng)用之Key Lock (2)
2016-01-20 15:13:387

PCB繪圖案例【Circuit Simulation】. Phase_Lock_Loop

PCB繪圖案例【Circuit Simulation】. Phase Lock Loop
2016-02-16 11:47:050

UWB Applications

UWB Applications,有需要的下來(lái)看看。
2017-01-12 22:55:1523

ad9550用于有線通信的整數(shù)N時(shí)鐘轉(zhuǎn)換器

The AD9550 is a phase-locked loop (PLL) based clock translator designed to address the needs of wireline communication and base station applications.
2017-10-19 14:41:114

以太網(wǎng)千兆以太網(wǎng)時(shí)鐘發(fā)生器ad9574數(shù)據(jù)表

-locked loop (PLL) core optimized for Ethernet and gigabit Ethernet line card applications.
2017-10-19 15:15:0317

雙鎖相環(huán)擴(kuò)頻和冗余時(shí)鐘發(fā)生器ad9577數(shù)據(jù)表

-locked loop cores, PLL1 and PLL2, optimized for network clocking applications.
2017-10-19 15:19:2417

雙鎖相環(huán)鄰頻調(diào)制器制作,Phase-locked loop

雙鎖相環(huán)鄰頻調(diào)制器制作,Phase-locked loop 關(guān)鍵字:鎖相環(huán)調(diào)制器電路圖 作者:林德耀 本制作是在單片機(jī)控制下,通過(guò)
2018-09-20 19:15:04673

LOOP指令——匯編語(yǔ)言學(xué)習(xí)筆記3

因?yàn)榍度胧较到y(tǒng)學(xué)習(xí)需要,開(kāi)始學(xué)習(xí)匯編語(yǔ)言學(xué)習(xí)資料是B站的視頻:匯編語(yǔ)言程序設(shè)計(jì) 賀利堅(jiān)主講 (P25)這里寫目錄標(biāo)題LOOP功能與格式一、LOOP指令實(shí)例二、LOOP指令執(zhí)行的要求三、用LOOP指令
2022-01-18 08:30:554

UVM里的phase機(jī)制

run phase可以和其他12個(gè)小phase 的關(guān)系是可以在run phase里執(zhí)行12個(gè)小phase的功能,也可以在12個(gè)小phase中分步進(jìn)行。run phase和其他12個(gè)phse是一個(gè)并行關(guān)系,而12個(gè)phase是順序執(zhí)行的。
2022-09-05 15:34:132673

新型Wyze Lock Bolt智能鎖的應(yīng)用案例

  SiliconLabs(亦稱“芯科科技”)副產(chǎn)品經(jīng)理Sean Scannell近期撰寫了一篇博客文章,介紹一個(gè)新型Wyze Lock Bolt智能鎖(Smart Lock)的應(yīng)用案例,該產(chǎn)品采用
2022-10-20 10:34:40879

Turning Lock轉(zhuǎn)鎖拼圖開(kāi)源分享

電子發(fā)燒友網(wǎng)站提供《Turning Lock轉(zhuǎn)鎖拼圖開(kāi)源分享.zip》資料免費(fèi)下載
2022-11-04 14:37:250

UVM中phase的執(zhí)行順序

代碼的書(shū)寫順序會(huì)影響代碼的實(shí)現(xiàn)(代碼之間存在依賴關(guān)系,如代碼B依賴于代碼A),所以區(qū)分出build_phase、connect_phase
2023-05-26 15:00:14499

鎖相環(huán)PLL是什么?它是如何工作的?

今天想來(lái)聊一下芯片設(shè)計(jì)中的一個(gè)重要macro——PLL,全稱Phase lock loop,鎖相環(huán)。我主要就介紹一下它是什么以及它是如何工作的。
2023-12-06 15:21:13387

DLL/PI的原理簡(jiǎn)述

如果有準(zhǔn)頻率,但相位不準(zhǔn)的時(shí)鐘,那么常用DLL(delay loop lock)來(lái)鎖定時(shí)鐘的相位,而PI(phase interpolation)是DLL最重要的部分。
2023-12-15 15:14:17263

loop指令執(zhí)行時(shí),隱含的寄存器是

當(dāng)執(zhí)行loop指令時(shí),隱含的寄存器是CX寄存器。CX寄存器是循環(huán)計(jì)數(shù)器寄存器,它存儲(chǔ)了循環(huán)的迭代次數(shù)。 在匯編語(yǔ)言中,loop指令用于實(shí)現(xiàn)循環(huán)控制結(jié)構(gòu)。它的工作原理是將CX寄存器的值減1,并檢查CX
2024-02-14 16:15:00270

arduino如何停止loop循環(huán)

Arduino的loop循環(huán)是其主要的程序執(zhí)行部分,該循環(huán)將在Arduino開(kāi)發(fā)板上持續(xù)運(yùn)行,并且只有在程序被重新上傳或開(kāi)發(fā)板斷電重啟時(shí)才會(huì)停止。然而,在某些情況下,你可能需要在程序執(zhí)行過(guò)程中停止
2024-02-14 16:24:00761

已全部加載完成