0
  • 聊天消息
  • 系統(tǒng)消息
  • 評(píng)論與回復(fù)
登錄后你可以
  • 下載海量資料
  • 學(xué)習(xí)在線課程
  • 觀看技術(shù)視頻
  • 寫(xiě)文章/發(fā)帖/加入社區(qū)
會(huì)員中心
創(chuàng)作中心

完善資料讓更多小伙伴認(rèn)識(shí)你,還能領(lǐng)取20積分哦,立即完善>

3天內(nèi)不再提示

TMS320VC5509A 定點(diǎn)數(shù)字信號(hào)處理器

數(shù)據(jù):

描述

The TMS320VC5509A fixed-point digital signal processor (DSP) is based on the TMS320C55x DSP generation CPU processor core. The C55x™ DSP architecture achieves high performance and low power through increased parallelism and total focus on reduction in power dissipation. The CPU supports an internal bus structure that is composed of one program bus, three data read buses, two data write buses, and additional buses dedicated to peripheral and DMA activity. These buses provide the ability to perform up to three data reads and two data writes in a single cycle. In parallel, the DMA controller can perform up to two data transfers per cycle independent of the CPU activity.

The C55x CPU provides two multiply-accumulate (MAC) units, each capable of 17-bit × 17-bit multiplication in a single cycle. A central 40-bit arithmetic/logic unit (ALU) is supported by an additional 16-bit ALU. Use of the ALUs is under instruction set control, providing the ability to optimize parallel activity and power consumption. These resources are managed in the Address Unit (AU) and Data Unit (DU) of the C55x CPU.

The C55x DSP generation supports a variable byte width instruction set for improved code density. The Instruction Unit (IU) performs 32-bit program fetches from internal or external memory and queues instructions for the Program Unit (PU). The Program Unit decodes the instructions, directs tasks to AU and DU resources, and manages the fully protected pipeline. Predictive branching capability avoids pipeline flushes on execution of conditional instructions.

The general-purpose input and output functions and the 10-bit A/D provide sufficient pins for status, interrupts, and bit I/O for LCDs, keyboards, and media interfaces. The parallel interface operates in two modes, either as a slave to a microcontroller using the HPI port or as a parallel media interface using the asynchronous EMIF. Serial media is supported through two MultiMedia Card/Secure Digital (MMC/SD) peripherals and three McBSPs.

The 5509A peripheral set includes an external memory interface (EMIF) that provides glueless access to asynchronous memories like EPROM and SRAM, as well as to high-speed, high-density memories such as synchronous DRAM. Additional peripherals include Universal Serial Bus (USB), real-time clock, watchdog timer, and I2C multi-master and slave interface. Three full-duplex multichannel buffered serial ports (McBSPs) provide glueless interface to a variety of industry-standard serial devices, and multichannel communication with up to 128 separately enabled channels. The enhanced host-port interface (HPI) is a 16-bit parallel interface used to provide host processor access to 32K bytes of internal memory on the 5509A. The HPI can be configured in either multiplexed or non-multiplexed mode to provide glueless interface to a wide variety of host processors. The DMA controller provides data movement for six independent channel contexts without CPU intervention, providing DMA throughput of up to two 16-bit words per cycle. Two general-purpose timers, up to eight dedicated general-purpose I/O (GPIO) pins, and digital phase-locked loop (DPLL) clock generation are also included.

The 5509A is supported by the industry?s award-winning eXpressDSP™, Code Composer Studio™ Integrated Development Environment (IDE), DSP/BIOS™, Texas Instruments? algorithm standard, and the industry?s largest third-party network. The Code Composer Studio IDE features code generation tools including a C Compiler and Visual Linker, simulator, RTDX™, XDS510™ emulation device drivers, and evaluation modules. The 5509A is also supported by the C55x DSP Library which features more than 50 foundational software kernels (FIR filters, IIR filters, FFTs, and various math functions) as well as chip and board support libraries.

The TMS320C55x DSP core was created with an open architecture that allows the addition of application-specific hardware to boost performance on specific algorithms. The hardware extensions on the 5509A strike the perfect balance of fixed function performance with programmable flexibility, while achieving low-power consumption, and cost that traditionally has been difficult to find in the video-processor market. The extensions allow the 5509A to deliver exceptional video codec performance with more than half its bandwidth available for performing additional functions such as color space conversion, user-interface operations, security, TCP/IP, voice recognition, and text-to-speech conversion. As a result, a single 5509A DSP can power most portable digital video applications with processing headroom to spare. For more information, see the TMS320C55x Hardware Extensions for Image/Video Applications Programmer?s Reference (literature number SPRU098). For more information on using the the DSP Image Processing Library, see the TMS320C55x Image/Video Processing Library Programmer?s Reference (literature number SPRU037).

特性

  • 高性能,低功耗,定點(diǎn)TMS320C55™數(shù)字信號(hào)處理器
    • 9.26-,6.95-,5 -ns指令周期時(shí)間
    • 108-,144-,200-MHz時(shí)鐘速率
    • 每個(gè)周期執(zhí)行一個(gè)/兩個(gè)指令
    • 雙倍增益器[每秒高達(dá)4億次乘法(MMACS)]
    • 兩個(gè)算術(shù)/邏輯單元(ALU)
    • 三個(gè)內(nèi)部數(shù)據(jù)/操作數(shù)讀總線和兩個(gè)內(nèi)部數(shù)據(jù)/操作數(shù)寫(xiě)總線
  • 128K×16位片上RAM,??由以下部分組成:
    • 64K字節(jié)的雙存取內(nèi)存(DARAM)8塊4K×16 -Bit
    • 192K字節(jié)的單訪問(wèn)RAM(SARAM)24塊4K×16位
  • 64K字節(jié)的單等待狀態(tài)片上ROM(32K×16位)
  • 8M×16位最大可尋址外部存儲(chǔ)空間(同步DRAM)
  • 支持16位外部并行總線存儲(chǔ)器:< ul>
  • 具有GPIO功能和無(wú)線接口的外部存儲(chǔ)器接口(EMIF):
    • A同步靜態(tài)RAM(SRAM)
    • 異步EPROM
    • 同步DRAM(SDRAM)
  • 具有GPIO功能的16位并行增強(qiáng)型主機(jī)端口接口(EHPI)
  • 六個(gè)器件功能域的可編程低功耗控制
  • 基于片上掃描的仿真邏輯
  • 片上外設(shè)
    • 兩個(gè)20位定時(shí)器
    • 看門(mén)狗定時(shí)器
    • 六通道直接存儲(chǔ)器訪問(wèn)(DMA)控制器< /li>
    • 支持以下組合的三個(gè)串行端口:

      所有商標(biāo)均為其各自所有者的財(cái)產(chǎn)。
      TMS320C55x和MicroStar BGA是Texas Instruments的商標(biāo)。
      C55x,eXpressDSP,Code Composer Studio,DSP /BIOS,RTDX和XDS510是Texas Instruments的商標(biāo)。

      (1) IEEE標(biāo)準(zhǔn)1149.1-1990標(biāo)準(zhǔn)測(cè)試訪問(wèn)端口和邊界掃描架構(gòu)。

      • 最多3個(gè)多通道緩沖串行端口(McBSP)
      • 最多2個(gè)多媒體/安全數(shù)字卡接口
      • < /ul>
      • 可編程鎖相環(huán)時(shí)鐘發(fā)生器
      • 七(LQFP)或八(BGA)通用I /O(GPIO)引腳和通用輸出引腳(XF)
      • 支持批量,中斷和同步傳輸?shù)腢SB全速(12 Mbps)從端口
      • 內(nèi)部集成電路(I 2 C)多主站和從站接口
      • 真實(shí) - 時(shí)鐘(RTC),帶晶體輸入,獨(dú)立時(shí)鐘域,獨(dú)立電源
      • 4通道(BGA)或2通道(LQFP)10位逐次逼近A /D
      • < /ul>
      • IEEE Std 1149.1 (1)(JTAG)邊界掃描邏輯
      • 軟件包:
        • 144-Terminal Low-Profile Quad Flatpack(LQFP)(PGE后綴)
        • 179端子MicroStar BGA™(球柵陣列)(GHH和ZHH后綴)
        • 179端子無(wú)鉛MicroStar BGA™(球柵陣列)(ZHH后綴)
      • 1.2 V核心(108 MHz),2.7 V - 3.6-VI /Os
      • 1.35- V內(nèi)核(144 MHz),2.7 V - 3.6-VI /Os
      • 1.6 V內(nèi)核(200 MHz),2.7 V - 3.6-VI /Os

參數(shù) 與其它產(chǎn)品相比 C55x DSP

 
DSP
DSP MHz (Max)
DRAM
Other Hardware Acceleration
USB
SPI
I2C
UART (SCI)
Operating Temperature Range (C)
Applications
Operating Systems
McBSP
HPI
TMS320VC5509A
1 C55x    
200
144
108    
SDRAM    
N/A    
1    
0    
1    
0    
-40 to 85    
Audio
Automotive
Communications and Telecom
Consumer Electronics
Industrial    
DSP/BIOS    
3    
1 16-Bit EHPI    

方框圖 (2)


技術(shù)文檔

數(shù)據(jù)手冊(cè)(1)
元器件購(gòu)買(mǎi) TMS320VC5509A 相關(guān)庫(kù)存