0
  • 聊天消息
  • 系統(tǒng)消息
  • 評(píng)論與回復(fù)
登錄后你可以
  • 下載海量資料
  • 學(xué)習(xí)在線課程
  • 觀看技術(shù)視頻
  • 寫文章/發(fā)帖/加入社區(qū)
會(huì)員中心
創(chuàng)作中心

完善資料讓更多小伙伴認(rèn)識(shí)你,還能領(lǐng)取20積分哦,立即完善>

3天內(nèi)不再提示

AD9640 14-Bit, 80/105/125/150 MSPS, 1.8 V Dual Analog-to-Digital Converter

數(shù)據(jù):

優(yōu)勢(shì)和特點(diǎn)

  • 信噪比(SNR):71.8 dBc(72.8 dBFS,至70 MHz、125 MSPS)
  • 無雜散動(dòng)態(tài)范圍(SFDR):85 dBc (至70 MHz、125 MSPS)
  • 低功耗:750 mW (125 MSPS)
  • 信噪比(SNR):71.6 dBc(72.6 dBFS,至70 MHz、150 MSPS)
  • 無雜散動(dòng)態(tài)范圍(SFDR):84 dBc (至70 MHz、150 MSPS)
  • 低功耗:820 mW (150 MSPS)
  • 1.8 V模擬電源供電
  • 1.8 V至3.3V CMOS輸出電源或1.8 V LVDS輸出電源
  • 1至8整數(shù)輸入時(shí)鐘除法器
  • 中頻采樣頻率達(dá)450 MHz
  • ADC內(nèi)部基準(zhǔn)電壓源
  • 集成ADC采樣保持輸入
  • 靈活的模擬輸入范圍:1 V p-p至2 V p-p
  • 欲了解更多特性,請(qǐng)參考數(shù)據(jù)手冊(cè)

產(chǎn)品詳情

The AD9640 is a dual 14-bit, 80/105/125/150 MSPS analog-to-digital converter (ADC). The AD9640 is designed to support communications applications where low cost, small size, and versatility are desired.

The dual ADC core features a multistage, differential pipelined architecture with integrated output error correction logic. Each ADC features wide bandwidth differential sample-and-hold analog input amplifiers supporting a variety of user-selectable input ranges. An integrated voltage reference eases design considerations. A duty cycle stabilizer is provided to compen-sate for variations in the ADC clock duty cycle, allowing the converters to maintain excellent performance.

The AD9640 has several functions that simplify the automatic gain control (AGC) function in the system receiver. The fast detect feature allows fast overrange detection by outputting four bits of input level information with very short latency.

In addition, the programmable threshold detector allows moni-toring of the incoming signal power using the four fast detect bits of the ADC with very low latency. If the input signal level exceeds the programmable threshold, the fine upper threshold indicator goes high. Because this threshold is set from the four MSBs, the user can quickly turn down the system gain to avoid an overrange condition.

The second AGC-related function is the signal monitor. This block allows the user to monitor the composite magnitude of the incoming signal, which aids in setting the gain to optimize the dynamic range of the overall system.

The ADC output data can be routed directly to the two external 14-bit output ports. These outputs can be set from 1.8 V to 3.3 V CMOS or 1.8 V LVDS.

Flexible power-down options allow significant power savings, when desired.

Programming for setup and control is accomplished using a 3-bit SPI-compatible serial interface.

The AD9640 is available in a 64-lead LFCSP and is specified over the industrial temperature range of ?40°C to +85°C.

Product Highlights

  1. Integrated dual 14-bit, 80/105/125/150 MSPS ADC.
  2. Fast overrange detect and signal monitor with serial output.
  3. Signal monitor block with dedicated serial output mode.
  4. Proprietary differential input that maintains excellent SNR performance for input frequencies up to 450 MHz.
  5. Operation from a single 1.8 V supply and a separate digital output driver supply to accommodate 1.8 V to 3.3 V logic families.
  6. A standard serial port interface that supports various product features and functions, such as data formatting (offset binary, twos complement, or gray coding), enabling the clock DCS, power-down, and voltage reference mode.
  7. Pin compatibility with the AD9627, AD9627-11, and the AD9600 for a simple migration from 14 bits to 12 bits, 11 bits, or 10 bits.

Applications

  • Communications
  • Diversity radio systems
  • Multimode digital receivers
    GSM, EDGE, WCDMA, LTE,
    CDMA2000, WiMAX, TD-SCDMA
  • I/Q demodulation systems
  • Smart antenna systems
  • General-purpose software radios
  • Broadband data applications

方框圖







技術(shù)文檔

數(shù)據(jù)手冊(cè)(1)
元器件購(gòu)買 AD9640 相關(guān)庫(kù)存