-[O.Schliebusch]Optimized ASIP Synthesis from Architecture De
資料介紹
We are presently observing a paradigm change in designing complex
SoC as it occurs roughly every twelve years due to the exponentially
increasing number of transistors on a chip. The present design discontinuity,
as all previous ones, is characterized by a move to a higher level
of abstraction. This is required to cope with the rapidly increasing design
costs. While the present paradigm change shares the move to a
higher level of abstraction with all previous ones, there exists also a key
difference.
For the first time advances in semiconductor manufacturing do not
lead to a corresponding increase in performance. At 65 nm and below
it is predicted that only a small portion of performance increase
will be attributed to shrinking geometries while the lion share is due to
innovative processor architectures. To substantiate this assertion it is
instructive to look at major drivers of the semiconductor industry: wireless
communications and multimedia. Both areas are characterized by
an exponentially increasing demand of computational power to process
the sophisticated algorithms necessary to optimally utilize the limited
resource bandwidth. The computational power cannot be provided in an
energy-efficient manner by traditional processor architectures, but only
by a massively parallel, heterogeneous architecture.
The promise of parallelism has fascinated researchers for a long time;
however, in the end the uniprocessor has prevailed. What is different this
time? In the past few years computing industry changed course when it
announced that its high performance processors would henceforth rely
on multiple cores. However, switching from sequential to modestly parallel
computing will make programming much more difficult without
rewarding this effort with dramatic improvements.
A valid question is: Why should massive parallel computing work
when modestly parallel computing is not the solution? The answer is:It will work only if one restricts the application of the multiprocessor to
a class of applications. In wireless communications the signal processing
task can be naturally partitioned and is (almost) periodic. The first
property allows to employ the powerful technique of task level parallel
processing on different computational elements. The second property
allows to temporally assign the task by an (almost) periodic scheduler,
thus avoiding the fundamental problems associated with multithreading.
The key building elements of the massively parallel SoC will be clusters
of application specific processors (ASIP) which make use of instructionlevel
parallelism, data-level parallelism and instruction fusion.
This book describes the automatic ASIP implementation from the architecture
description language LISA employing the tool suite ”Processor
Designer” of CoWare. The single most important feature of the
approach presented in this book is the efficient ASIP implementation
while preserving the full architectural design space at the same time.
This is achieved by introducing an intermediate representation between
the architectural description in LISA and the Register Transfer Level
commonly accepted as entry point for hardware implementation. The
LISA description allows to explicitly describing architectural properties
which can be exploited to perform powerful architectural optimizations.
The implementation efficiency has been demonstrated by numerous industrial
designs.
We hope that this book will be useful to the engineer and engineering
manager in industry who wants to learn about the implementation
efficiency of ASIPs by performing architectural optimizations. We also
hope that this book will be useful to academia actively engaged in this
fascinating research area.
- 089-國外技術干貨:facebook_architecture
- 一種基于DE和ELM的半監(jiān)督分類方法 5次下載
- 面向TTA架構ASIP設計的深度神經網絡優(yōu)化論文免費下載 9次下載
- DE2-115_book_all_sourcefiles 邏輯電路設計源碼下載 26次下載
- ARM_Architecture_Overview 5次下載
- Synthesis_Place_&_Route 0次下載
- 基于FPGA的嵌入式ASIP軟核設計與實現
- 基于FPGA 的嵌入式ASIP 軟核設計與實現
- ARM Architecture Reference Manual
- Digital Frequency Synthesis Demystified 0次下載
- Synthesis And Optimization Of
- ISA System Architecture 0次下載
- USB System Architecture (USB 2
- Verilog HDL Synthesis (A Pract
- ARM Architecture Reference Man
- PLC的I/O點數是什么意思 1583次閱讀
- 用DE1-SOC進行硬件加速的2D N-Body重力模擬器設計 387次閱讀
- O型圈密封原理 O型圈密封壓縮變形率選擇 1515次閱讀
- 物理約束實踐:I/O約束 877次閱讀
- 什么是Logic Synthesis?Synthesis的流程 1180次閱讀
- Rust中的From和Into trait的基礎使用方法和進階用法 1515次閱讀
- 如何在Post Synthesis工程中加入XCI文件 1083次閱讀
- 源碼分析從 import axios from 'axios' 的執(zhí)行過程-1 1074次閱讀
- 什么是I/O? 1w次閱讀
- I/O單元的結構說明 簡單介紹幾種數字I/O單元 1.2w次閱讀
- 管道管徑 DE與DN區(qū)別 8800次閱讀
- I/O虛擬化及Virtio接口介紹 3632次閱讀
- 單片機的I/O接口電路的擴展 9366次閱讀
- 基于感應器 ASIP EMI的CM1470介紹 713次閱讀
- 輸入輸出設備I/O設備總結 3465次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費下載
- 0.00 MB | 1490次下載 | 免費
- 2單片機典型實例介紹
- 18.19 MB | 92次下載 | 1 積分
- 3S7-200PLC編程實例詳細資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識別和講解說明
- 4.28 MB | 18次下載 | 4 積分
- 5開關電源原理及各功能電路詳解
- 0.38 MB | 10次下載 | 免費
- 6基于AT89C2051/4051單片機編程器的實驗
- 0.11 MB | 4次下載 | 免費
- 7藍牙設備在嵌入式領域的廣泛應用
- 0.63 MB | 3次下載 | 免費
- 89天練會電子電路識圖
- 5.91 MB | 3次下載 | 免費
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費
- 4LabView 8.0 專業(yè)版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費
- 5555集成電路應用800例(新編版)
- 0.00 MB | 33562次下載 | 免費
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費
- 8開關電源設計實例指南
- 未知 | 21539次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費
- 2protel99se軟件下載(可英文版轉中文版)
- 78.1 MB | 537791次下載 | 免費
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 5Altium DXP2002下載入口
- 未知 | 233045次下載 | 免費
- 6電路仿真軟件multisim 10.0免費下載
- 340992 | 191183次下載 | 免費
- 7十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183277次下載 | 免費
- 8proe5.0野火版下載(中文版免費下載)
- 未知 | 138039次下載 | 免費
評論
查看更多