資料介紹
Table of Contents
AD7960 Native FMC Card & Xilinx Reference Design
Introduction
The AD7960 is an 18-bit, 5 MSPS charge redistribution successive approximation (SAR), analog-to-digital converter (ADC). The SAR architecture allows unmatched performance both in noise and in linearity. The AD7960 contains a low power, high speed, 18-bit sampling ADC, an internal conversion clock and an internal reference buffer. On the CNV± edge, the AD7960 samples the voltage difference between the IN+ and IN- pins. The voltages on these pins swing in opposite phase between 0 V and 4.096 V/5 V. The reference voltage is applied to the part externally. All conversion results are available on a single LVDS self-clocked or echo-clocked serial interface.
Supported Devices
Supported CFTLs
Supported Carriers
Quick Start Guide
The reference design has been tested with KC705. It should be easily portable to other boards such as ML605 and VC707, only the UCF and MHS files need to be changed. The bit file provided combines the FPGA bit file and the SDK elf files. It may be used for a quick check on the system. All you need is the hardware and the programmer (IMPACT). This bit file configuration also captures 8192 samples from the ADC and saves them in a *.csv file.
Required Hardware
- KC705 board.weinian.weina
- EVAL-AD7960FMCZ board.
- Signal generator (for data).
Required Software
- Xilinx ISE (Programmer (IMPACT) is sufficient for the demo and is available on Webpack). Use the latest version or the one used in the reference design.
Running Demo (SDK) Program
If you are not familiar with KC705 and/or Xilix tools, please visit
products/boards-and-kits/EK-K7-KC705-G.htm for details.
Extract the project from the archive file to the location you desire.
Xilinx KC705 Setup
To begin, connect the EVAL-AD7960FMCZ board to the FMC-HPC or FMC-LPC connector (depending on archive file) of KC705 board (see images below). Connect power and USB cable from the PC to the JTAG USB connectors on the edge of the KC705. Connect a signal source to the AIN+(J5) and AIN-(J4) SMA connectors of the FMC card. After the hardware setup, turn the power on to the KC705.
FPGA Configuration
Start IMPACT, and initialze the JTAG chain. The program should recognize the FPGA device. Program the device using the ”../Bit/system.bit” file provided in the reference design archive..
Data Capture
At this point everything is set up and it is possible to start the evaluation of the ADI hardware. To capture data from the ADC run the data_capture.bat script located in the “../DataCapture” folder from the reference design .zip file. Every time the script is run a new batch of 8192 samples are read from the ADC at the ADC's maximum sampling rate and saved into the Acquisition.csv file located in the same folder as the data capture script. On the UART terminal messages will be displayed to show the status of the program running on the FPGA as shown in the picture below.
The first time the data capture script is run it is possible that an error will occur while the script is trying to connect to the system. Just run the script again and the error shouldn't appear anymore.
Using the reference design
Functional description
The reference design is built on a Microblaze based system. It consists of two functional modules, a LVDS interface, and a DMA interface. The LVDS interface captures and buffers data from the ADC. The data is captured using Echoed-Clock mode or Self-Clock mode (depending on the project). The DMA interface then transfers the samples to the external DDR-DRAM. The capture is initiated by the software, and transfered to the PC using a *.tcl script.
Downloads
FPGA Referece Designs:
- KC705 Echoed Clock: cf_ad7960_kc705_echo_edk_14_3_2013_07_17.zip FMC-HPC
- KC705 Self Clock Using Clock Generator: cf_ad7960_kc705_self_edk_14_3_2013_07_17.zip FMC-HPC
- KC705 Self Clock Using IDELAYE2: cf_ad7960_kc705_self_iodelay_edk_14_3_2013_07_17.zip FMC-LPC
- Questions? Ask Help & Support.
Zip file contents
The zip file contains, in most cases, the following files and/or directories. To rebuild the reference design simply double click the XMP file and run the tool. To build SDK, select a workspace and use the C file to build the elf file. Please refer to Xilinx EDK documentation for details.
More information
- AD7960和AD7961評估軟件(zip,402 MB)
- FMC插入器&Xilinx KC705參考設(shè)計
- AD7656-1 FMC-SDP轉(zhuǎn)接器和評估板/Xilinx KC705參考設(shè)計
- AD7658-1 FMC-SDP轉(zhuǎn)接器和評估板/Xilinx KC705參考設(shè)計
- FMC-Imageon Xilinx ML605參考設(shè)計
- ADC-FMC插入器&Xilinx ZC706參考設(shè)計
- AD9833 FMC-SDP轉(zhuǎn)接器和評估板/Xilinx KC705參考設(shè)計
- UG-490:評估AD7960 18位、5 MSPS脈沖星差分ADC
- AD7960偽邊緣LVDS測試專利
- AD9265本地FMC卡/ML605 Xilinx參考設(shè)計
- AD9434本地FMC卡和ML605 Xilinx參考設(shè)計
- AD7961本地FMC卡和Xilinx參考設(shè)計
- ADF4153 FMC-SDP轉(zhuǎn)接器和評估板/Xilinx KC705參考設(shè)計(Wiki Link)
- AD9467評估板、ADC-FMC插入器和Xilinx參考設(shè)計
- AD7960:18位、5 MSPS PulSAR
- GD32 MCU 入門教程】GD32 MCU 常見外設(shè)介紹(12)FMC 模塊介紹 632次閱讀
- 【GD32F470紫藤派開發(fā)板使用手冊】第四講 FMC-片內(nèi)Flash擦寫讀實驗 903次閱讀
- Xilinx fpga芯片系列有哪些 2330次閱讀
- Xilinx FPGA的FMC介紹 5643次閱讀
- digilent FMC Pcam適配器介紹 2731次閱讀
- digilent FMC-HDMI:雙HDMI輸入擴(kuò)展子板介紹 4286次閱讀
- 2.5 GSPS高性能數(shù)模轉(zhuǎn)換器——AD9739A DAC 4675次閱讀
- 關(guān)于FPGA的FMC接口的詳細(xì)介紹 1.1w次閱讀
- Xilinx Alveo U200數(shù)據(jù)中心加速器卡的主要性能和優(yōu)勢 6080次閱讀
- 怎么搭建zedboard的編譯環(huán)境? 1753次閱讀
- 基于Xilinx reVISION Stack Demo雙攝像頭采集圖像 3309次閱讀
- 基于FPGA 的FMC 接口應(yīng)用實例 1w次閱讀
- stm32案例分享之使D-CACHE時FMC外設(shè)運(yùn)行不正常原因 1w次閱讀
- 基于zynq的Linux根文件系統(tǒng)生成 5578次閱讀
- FMC+標(biāo)準(zhǔn)將嵌入式設(shè)計推到全新的高度 1945次閱讀
下載排行
本周
- 1HFSS電磁仿真設(shè)計應(yīng)用詳解PDF電子教程免費(fèi)下載
- 24.30 MB | 128次下載 | 1 積分
- 2雷達(dá)的基本分類方法
- 1.25 MB | 4次下載 | 4 積分
- 3電感技術(shù)講解
- 827.73 KB | 2次下載 | 免費(fèi)
- 4從 MSP430? MCU 到 MSPM0 MCU 的遷移指南
- 1.17MB | 2次下載 | 免費(fèi)
- 5有源低通濾波器設(shè)計應(yīng)用說明
- 1.12MB | 2次下載 | 免費(fèi)
- 6RA-Eco-RA2E1-48PIN-V1.0開發(fā)板資料
- 35.59 MB | 2次下載 | 免費(fèi)
- 7面向熱插拔應(yīng)用的 I2C 解決方案
- 685.57KB | 1次下載 | 免費(fèi)
- 8愛普生有源晶體振蕩器SG3225EEN應(yīng)用于儲能NPC、新能源
- 317.46 KB | 1次下載 | 免費(fèi)
本月
- 12024年工控與通信行業(yè)上游發(fā)展趨勢和熱點(diǎn)解讀
- 2.61 MB | 763次下載 | 免費(fèi)
- 2HFSS電磁仿真設(shè)計應(yīng)用詳解PDF電子教程免費(fèi)下載
- 24.30 MB | 128次下載 | 1 積分
- 3繼電保護(hù)原理
- 2.80 MB | 36次下載 | 免費(fèi)
- 4正激、反激、推挽、全橋、半橋區(qū)別和特點(diǎn)
- 0.91 MB | 32次下載 | 1 積分
- 5labview實現(xiàn)DBC在界面加載配置
- 0.57 MB | 21次下載 | 5 積分
- 6在設(shè)計中使用MOSFET瞬態(tài)熱阻抗曲線
- 1.57MB | 15次下載 | 免費(fèi)
- 7GBT 4706.1-2024家用和類似用途電器的安全第1部分:通用要求
- 7.43 MB | 14次下載 | 免費(fèi)
- 8AD18學(xué)習(xí)筆記
- 14.47 MB | 8次下載 | 2 積分
總榜
- 1matlab軟件下載入口
- 未知 | 935113次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計
- 1.48MB | 420061次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233084次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191360次下載 | 10 積分
- 5十天學(xué)會AVR單片機(jī)與C語言視頻教程 下載
- 158M | 183329次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81578次下載 | 10 積分
- 7Keil工具M(jìn)DK-Arm免費(fèi)下載
- 0.02 MB | 73804次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65985次下載 | 10 積分
評論
查看更多