AD9789評估板、DAC-FMC轉(zhuǎn)接器和Xilinx ML605參考設(shè)計(jì)
資料介紹
Table of Contents
AD9789 Evaluation Board, DAC-FMC Interposer & Xilinx ML605 Reference Design
Introduction
The AD9789 is a flexible four channel QAM encoder, interpolator and upconverter combined with a high performance, 2.4GSPS, 14-bit, RF digital-to-analog converter (DAC). This reference design includes DDS generators that drives all channels of the device. The programming is done via the USB-SPI interface.
Supported Devices
Supported Carriers
Quick Start Guide
The bit file provided combines the FPGA bit file and the SDK elf files. It may be used for a quick check on the system. All you need is the hardware and a PC running a UART terminal, ADI DAC software and the programmer (IMPACT).
Required Hardware
- ML605 board
- AD9789-EBZ board & Power supply
- DAC FMC interposer board
- Signal/Clock generator (2.4GHz)
- Spectrum Analyzer
Required Software
- Xilinx ISE 14.1 (Programmer (IMPACT) is sufficient for the demo and is available on Webpack).
- A UART terminal (Tera Term/Hyperterminal), Baud rate 57600.
- ADI DPG DAC Software Suite (available here).
Bit file
- Download the gzip file and extract the sw/cf_ad9789_ebz.bit file.
Running Demo (SDK) Program
To begin make the following connections (see image below):
- Connect the AD9789-EBZ board to the FMC Interposer board.
- Connect the interposer board to the FMC-LPC connector of ML605 board.
- Connect power to ML605 and the AD9789-EBZ boards.
- Connect two USB cables from the PC to the JTAG and UART USB connectors on ML605.
- Connect a USB cable to the AD9789-EBZ board.
- Connect an external clock source to AD9789-EBZ board's S1 (HF_DACCLK) SMA connector.
- Connect a spectrum analyzer to AD9789-EBZ board's S5 (AOUT_DAC-) SMA connector.
Setup the clock source to be 2.4GHz/6dBm. After the hardware setup, turn the power on to the ML605 and the AD9789-EBZ boards.
The reference design primarily supports four modes of operation.
Mode | Key-Select | Bus-Width | Data-Width | Data-Format | First Block Enabled | Description |
0x0 | 'a' | 32 | 8 | Real | QAM mapper | Channelizer Mode. |
0x1 | 'b' | 32 | 8 | Complex | SRRC filter | Channelizer Mode. |
0x2 | 'c' | 32 | 16 | Complex | Interpolation Filter | Channelizer Mode. |
0x3 | 'd' | 32 | 16 | Complex | N/A | QDUC Mode. |
The reference design is NOT fully verified across all the modes. The delay/latency parameters may have to be adjusted depending on various features selected.
QAM Mapper Mode
SRRC Filter Mode
Interpolation Filter Mode
Start ADI- AD9789 SPI program (see screenshot below)-
- Click on “Run Continously” button.
- Interface Control: Set DCO_INV to OFF position (change it to ON if the spectrum has unwanted spurs).
- Interface Control: Set I/F_MODE to Channelizer mode.
- Interface Control: Set CHANPRI to ON position (enabled).
- Data Control: Set Coding to Binary position.
- Data Control: Set Data Width to 16-Bit mode.
- Data Control: Set I/O-Data Path to Complex.
- Data Control: Make sure BusWidth is set to 32.
- Data Control: Set Latency to 1.
- Channel Select: Enable all channnels.
- Bypass: Enable QAM Mapper, SRRC filter and filter 4 bypass.
- Summing Junction Scalar Input Scalar: Set 2.6 Multiplier Scale to 16. Note that this value must be set so that the saturation counter is always read as 0x0. You may clear the saturation register by clicking on the knob right next to it.
- NCO Frequency Tuming Words: Make sure the central frequency is 834MHz on all channels.
- Interpolating BPF Center Frequency: Set it to 834MHz click twice on the button to the right for the changes to take effect.
- Reference/Sample/Sync Clock Control: Make sure DCODIV is set to 0x1.
- Reference/Sample/Sync Clock Control: Set DSCPHZ to 0x0, click twice on PARAMNEW to take effect.
- Reference/Sample/Sync Clock Control: Set SNCPHZ to 0x3, click twice on PARAMNEW to take effect.
- Start a UART terminal (57600 baud rate).
- Start IMPACT/XMD then program the device.
If programming was successful, you should be seeing messages appear on the terminal as shown in figure below.
Select 'c' for the interpolation filter mode. The spectrum should appear as shown below. The DDS is set to 500KHz to 2000KHz.
QDUC Mode
Start ADI- AD9789 SPI program (see screenshot below)-
- Click on “Run Continously” button.
- Interface Control: Set DCO_INV to OFF position (change it to ON if the spectrum has unwanted spurs).
- Interface Control: Set I/F_MODE to QDUC mode.
- Interface Control: Set CHANPRI to ON position (enabled).
- Data Control: Set Coding to Binary position.
- Data Control: Set Data Width to 16-Bit mode.
- Data Control: Set I/O-Data Path to Complex.
- Data Control: Make sure BusWidth is set to 32.
- Data Control: Set Latency to 1.
- Channel Select: Enable channel 0, disable all the other channnels.
- Bypass: Enable QAM Mapper, SRRC filter and all other filters bypass.
- Summing Junction Scalar Input Scalar: Set 2.6 Multiplier Scale to 45. Note that this value must be set so that the saturation counter is always read as 0x0. You may clear the saturation register by clicking on the knob right next to it.
- NCO Frequency Tuming Words: Make sure the central frequency is 834MHz on channel 0.
- Interpolating BPF Center Frequency: Set it to 834MHz click twice on the button to the right for the changes to take effect.
- Reference/Sample/Sync Clock Control: Make sure DCODIV is set to 0x1.
- Reference/Sample/Sync Clock Control: Set DSCPHZ to 0x0, click twice on PARAMNEW to take effect.
- Reference/Sample/Sync Clock Control: Set SNCPHZ to 0x3, click twice on PARAMNEW to take effect.
- Start a UART terminal (57600 baud rate).
- Start IMPACT/XMD then program the device.
If programming was successful, you should be seeing messages appear on the terminal as shown in figure below.
Select 'd' for the qduc mode. The spectrum should appear as shown below. The DDS is set to 3MHz.
Using the reference design
Functional description
The reference design consists of a DDS module and a lvds interface. The DDS module consists of a Xilinx DDS core and DDR based DDS. It is possible to change the output data delay with respect to the DCO clock, as well as the FS to data delay. See the regmap file and the SDK c file.
Registers
Refer to the regmap.txt file inside the pcore.
Downloads
FPGA Referece Designs:
- ML605 (source files) cf_ad9789_ebz_edk_14_4_2013_03_25.tar.gz
- ML605 (bit/sw files) cf_ad9789_ebz_sw_14_4_2013_03_25.tar.gz
Only Xilinx coregen xco files are provided with the reference design. You must regenerate the IP core files using this file. See generating Xilinx netlist/verilog files from xco files for details.
- Questions? Ask Help & Support.
Tar file contents
The tar file contains, in most cases, the following files and/or directories. To rebuild the reference design simply double click the XMP file and run the tool. To build SDK, select a workspace and use the C file to build the elf file. Please refer to Xilinx EDK documentation for details.
license.txt | ADI license & copyright information. |
system.mhs | MHS file. |
system.xmp | XMP file (use this file to build the reference design). |
data/ | UCF file and/or DDR MIG project files. |
docs/ | Documentation files (Please note that this wiki page is the documentation for the reference design). |
sw/ | Software (Xilinx SDK) & bit file(s). |
cf_lib/edk/pcores | The pcores directory. |
More information
- FMC-Imageon Xilinx ML605參考設(shè)計(jì)
- AD971x/AD911x-DPG2 FMC轉(zhuǎn)接器和評估板/Xilinx ML-605參考設(shè)計(jì)
- AD9129評估板、DAC-FMC插入器和Xilinx ML-605參考設(shè)計(jì)
- AD5684R FMC-SDP轉(zhuǎn)接器和評估板/Xilinx KC705參考設(shè)計(jì)
- CN0271 FMC-SDP轉(zhuǎn)接器和評估板/Xilinx KC705參考設(shè)計(jì)
- AD9265本地FMC卡/ML605 Xilinx參考設(shè)計(jì)
- AD9434本地FMC卡和ML605 Xilinx參考設(shè)計(jì)
- AD9279評估板、ADC-FMC轉(zhuǎn)接器和Xilinx ML605參考設(shè)計(jì)
- AD9838 FMC-SDP轉(zhuǎn)接器和評估板/Xilinx KC705參考設(shè)計(jì)
- AD9739A評估板、DAC-FMC插入器和Xilinx參考設(shè)計(jì)
- AD5443 FMC-SDP轉(zhuǎn)接器和評估板/Xilinx KC705參考設(shè)計(jì)
- AD7298 FMC-SDP轉(zhuǎn)接器和評估板/Xilinx KC705參考設(shè)計(jì)
- AD5757 FMC-SDP轉(zhuǎn)接器和評估板/Xilinx KC705參考設(shè)計(jì)
- AD5272 FMC-SDP轉(zhuǎn)接器和評估板/Xilinx KC705參考設(shè)計(jì)
- AD9122評估板、DAC-FMC插入器和Xilinx ML-605參考設(shè)計(jì)
- 系統(tǒng)演示平臺簡化了從評估到原型設(shè)計(jì)的過渡 646次閱讀
- Arm?ML處理器 嵌入式評估工具包介紹 1797次閱讀
- Xilinx FPGA的FMC介紹 5643次閱讀
- dfrobot可插拔傳感器轉(zhuǎn)接器簡介 1043次閱讀
- dfrobotWiiChuck轉(zhuǎn)接器簡介 1104次閱讀
- 飛凌嵌入式JTAG轉(zhuǎn)接板?介紹 1614次閱讀
- digilent FMC Pcam適配器介紹 2731次閱讀
- digilent FMC-HDMI:雙HDMI輸入擴(kuò)展子板介紹 4286次閱讀
- 天嵌科技LVDS轉(zhuǎn)接板-TTL-LVDS轉(zhuǎn)接板規(guī)格 3772次閱讀
- 2.5 GSPS高性能數(shù)模轉(zhuǎn)換器——AD9739A DAC 4675次閱讀
- 關(guān)于FPGA的FMC接口的詳細(xì)介紹 1.1w次閱讀
- 采用Xilinx ML507評估平臺的APU增強(qiáng)型FPGA設(shè)計(jì) 1190次閱讀
- 基于FPGA的DMA讀寫設(shè)計(jì)及中斷控制 5672次閱讀
- Maxim為三款Xilinx FPGA參考設(shè)計(jì)提供電源管理方案 1163次閱讀
- 非插入式器件如何測量? 1573次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費(fèi)下載
- 0.00 MB | 1491次下載 | 免費(fèi)
- 2單片機(jī)典型實(shí)例介紹
- 18.19 MB | 95次下載 | 1 積分
- 3S7-200PLC編程實(shí)例詳細(xì)資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識別和講解說明
- 4.28 MB | 18次下載 | 4 積分
- 5開關(guān)電源原理及各功能電路詳解
- 0.38 MB | 11次下載 | 免費(fèi)
- 6100W短波放大電路圖
- 0.05 MB | 4次下載 | 3 積分
- 7基于單片機(jī)和 SG3525的程控開關(guān)電源設(shè)計(jì)
- 0.23 MB | 4次下載 | 免費(fèi)
- 8基于AT89C2051/4051單片機(jī)編程器的實(shí)驗(yàn)
- 0.11 MB | 4次下載 | 免費(fèi)
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費(fèi)
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費(fèi)
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費(fèi)
- 4LabView 8.0 專業(yè)版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費(fèi)
- 5555集成電路應(yīng)用800例(新編版)
- 0.00 MB | 33562次下載 | 免費(fèi)
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費(fèi)
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費(fèi)
- 8開關(guān)電源設(shè)計(jì)實(shí)例指南
- 未知 | 21539次下載 | 免費(fèi)
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費(fèi)
- 2protel99se軟件下載(可英文版轉(zhuǎn)中文版)
- 78.1 MB | 537793次下載 | 免費(fèi)
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費(fèi)
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費(fèi)
- 5Altium DXP2002下載入口
- 未知 | 233046次下載 | 免費(fèi)
- 6電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191183次下載 | 免費(fèi)
- 7十天學(xué)會AVR單片機(jī)與C語言視頻教程 下載
- 158M | 183277次下載 | 免費(fèi)
- 8proe5.0野火版下載(中文版免費(fèi)下載)
- 未知 | 138039次下載 | 免費(fèi)
評論
查看更多